# CPU, MCU and Board Features for Low Power and Energy



#### Overview

- M0+ CPU Core
- KL25Z MCU and Peripherals
- FRDM-KL25Z Development Board





#### Information Source – Reference Manual

- Chapter 7: Power Management
  - Describes different modes available
- Chapter 13: System Mode Controller
  - Switches system between different power modes
- Chapter 5: Clock Distribution
  - Clock sources
  - Controls I.0V band-gap reference (for ADC, CMP)
- Chapter 12: System Integration Module
  - Selection of clock sources for configurable peripherals

- Chapter 15: Low-Leakage Wakeup Unit
- Chapter 24: Multipurpose Clock Generator
- Chapter 33: Low-Power Timer
- Chapter 14: Power Management Controller
  - Detects low operating voltage
    - Low Voltage Warning interrupts
    - Power-On Reset



#### **Application Notes**

- AN4503
- KLQRUG

Freescale Semiconductor Users Guide KLQRUG Rev. 0, 09/2012

#### Kinetis L Peripheral Module Quick Reference

A Compilation of Demonstration Software for Kinetis L Series Modules

This collection of code examples, useful tips, and quick reference material has been created to help you speed the development of your applications. Most chapters in this document contain examples that can be modified to work with Kinetis MCU Family members. When you're developing your application, consult your device data sheet and reference manual for part-specific information, such as which features are supported on your device.

Sample code can be found at KL25\_SC.exe, available from:

www.freescale.com/files/32bit/software/KL25\_SC.exe

Information about the ARM core can be found in the help center at ARM.com

The most up-to-date revisions of our documents are on the Web. Your printed copy may be an earlier revision. To verify that you have the latest information available, refer to freescale.com



Freescale Semiconductor Application Note Document Number: AN4503 Rev. 1, 11/2012

# Power Management for Kinetis and ColdFire+ MCUs

When and how to use low-power modes

by: Philip Drake

#### 1 Introduction

Applications strive for high performance within constrained energy budgets, which continue to play a significant role in determining embedded designs. Increasing requirements do not allow for compromises on performance and continue to push for low energy budgets.

The Kinetis and ColdFire+ microcontroller families include internal power management features that can be used to control the microcontroller's power usage. This application note discusses how to use the power management systems, provides use case examples, and shows real-time current measurement results for these use cases.

Also included is a discussion of the differences between power management features on the various microcontrollers, along with drivers demonstrating the low-power features. Tips are given for using each of the power modes.

Power management methods discussed here do not include

#### Contents

| I  | Introduction                        |
|----|-------------------------------------|
| 2  | Power Modes                         |
| 3  | Quick Start                         |
| 1  | Reset Management                    |
| 5  | Dynamic and Static Power Management |
| 6  | Clock Operation in Low-power Modes  |
| 7  | Power Mode Entry Transitions        |
| 3  | Power Mode Entry Code               |
| )  | Power Mode Exit Transitions         |
| 10 | Modules in Power Modes              |
| 11 | Power Measurement                   |
| 12 | Pin and Module Wakeup Sources       |
| _  |                                     |



#### Cortex M0+ CPU Core



# Setting the MCU Clock Frequency



#### KL25Z MCU Power at 3.0 V

- Characteristics
  - Static power is 5.5689 mW
  - Dynamic power is roughly proportional to frequency:
     0.246 mW/MHz
- Can reduce power consumption by reducing CPU core frequency





#### KL25 Clock System

- Clock system contains multiple subsystems
  - MCG multi-purpose clock generator, internal to MCU
  - System oscillator uses external crystal or clock signal
  - SIM System Integration
     Module Divides and routes
     clock signals
  - RTC Real-Time Clock Hardware counters to track time-of-day and date
  - PMC Power Management Controller – provides clock for some low power peripherals





#### What Clock Sources are Available?

- Multipurpose Clock Generator (MCG)
- Internal Reference Clocks

Fast IRC: 4 MHz

Slow IRC: 32 kHz

- External Reference Clock
  - From system oscillator and external crystal
- Frequency-Locked Loop
  - Used as Digitally-Controlled Oscillator (DCO)
  - Can multiply input frequency by an integer
- Phase-Locked Loop





#### MCG Control Registers

- Extensive configuration options available!
- See Chapter 24 of reference manual for details





#### How Do We Divide the Clock Speed?

- Dividers are located in SIM (CLKDIVI)
- Core and System clock
  - Up to 48 MHz
  - Input is MCGOUTCLK
  - Divided by OUTDIVI+I (four bits)
- Bus and Flash clock
  - Up to 24 MHz
  - Input is core and system clock
  - Divided by OUTDIV4+1 (three bits)



SIM register CLKDIVI controls both dividers





#### Side Effects



- PIT and other peripherals are clocked by bus clock
  - Changing bus frequency will change PIT period
  - May not be what you want
- TPM uses other clock inputs which don't change with bus clock
  - Can select FLL clock, PLL clock, internal reference clock, external reference clock, or oscillator clock
  - Use SIM SOPT2 register to select clock source



# CPU and MCU Operating Modes



#### Classes of Power Modes

- Run modes CPU executes instructions
  - Regular runs at up to 48 MHz
  - Very Low Power runs at up to 4 MHz
- Wait modes (ARM "sleep") CPU doesn't execute instructions
  - Select sleep as low-power mode SCR\_SLEEPDEEP = 0
  - Enter by executing WFI instruction (wait for interrupt) or WFE (wait for event)

Wait/

Sleep

- Peripherals operate
- Exit when enabled interrupt occurs (limited set)
- Stop modes (ARM "deep sleep") CPU doesn't execute instructions
  - Select deep sleep as low-power mode –SCR SLEEPDEEP = I
  - Enter by executing WFI instruction
  - Peripherals don't operate
  - Exit when enabled interrupt from AWIC occurs





# Typical Currents in Different Modes

|        | Curren | t (microar | mps) at V | <sub>DD</sub> = 3V |
|--------|--------|------------|-----------|--------------------|
| Mode   | Normal | LL         | VLL       | VLP                |
| Run    | 5000   |            |           | 250                |
| Wait   | 3700   |            |           | 135                |
| Stop   | 345    | 1.9        |           | 4.4                |
| Stop 3 |        |            | 1.4       |                    |
| Stop I |        |            | 0.77      |                    |
| Stop 0 |        |            | 0.38      |                    |



#### **Stop Modes**

- STOP: The basic stop mode
  - Core and system clocks are gated off
- VLPS:Very-low-power stop
  - Core and system clocks are gated off
- LLS: Low-leakage stop
  - Core and system clocks are gated off.
  - Internal logic supply voltage is reduced but state is retained.
- VLLS3:Very-low-leakage stop 3
  - RAM and I/O states are retained.
  - Internal logic is powered down and lost.

- VLLS2: Not available on Cortex-M0+
- VLLS1:Very-low-leakage stop 1
  - I/O states are retained.
  - RAM and internal logic are powered down and lost.
- VLLS0:Very-low-leakage stop 0
  - I/O states are retained.
  - RAM and internal logic are powered down and lost.
  - I kHz LPO is disabled
  - Power on reset circuit can be enabled or disabled



#### Valid Transitions Between Power Modes

- Reset takes MCU to RUN mode (runs at up to 48 MHz)
- From RUN mode, can get into most other modes
  - Wait
  - Stop
  - LL Stop
  - VLL Stop
- From VLPR (Very Low Power Run) mode (up to 4 MHz), can get into only some of other modes
  - VLP Wait
  - VLP Stop
  - LL Stop





#### How Do We Select The Low Power Mode?

Address: 4007\_E000h base + 0h offset = 4007\_E000h



- First need to allow the modes in Power Mode Protection register (SMC\_PMPROT)
  - AVLP: allow very-low-power modes
  - ALLS: allow low-leakage stop mode
  - AVLLS: allow very-low-leakage stop mode
- Can only write PMPROT once after reset



#### Power Mode Control Register SMC\_PMCTRL



- RUNM: Run Mode control
  - 00 Normal Run
  - 10 Very Low-power run
  - Other values reserved
- STOPM: Stop Mode control
  - 000 Normal Stop
  - 010 Very-low-power stop
  - 011 Low-leakage stop
  - 100 Very-low-leakage stop
  - Other values reserved
- STOPA: Stop aborted
  - Previous stop mode entry sequence did not complete



#### Stop Mode Control Register



- PSTOPO Allows stop to cause only a partial stop
  - 00: STOP: Normal stop mode
  - 01: PSTOP1: Partial stop with both system and bus clocks disabled
  - 10: PSTOP2: Partial stop with both system and bus clocks enabled
- PORPO Controls power-on-reset circuit activity in VLLS0 mode
  - 0: POR enabled
  - I:POR disabled
- VLLSM Selects which VLLS Mode to enter if STOPM is VLLS
  - 000:VLLS0
  - 001:VLLS1
  - 010:VLLS2
  - 011:VLLS3



## Power Mode Status Register – SMC\_PMSTAT



- Indicates the MCU's power mode at present time
- Read-only

| 000_0001 | Current power mode is RUN  |
|----------|----------------------------|
| 000_0010 | Current power mode is STOP |
| 000_0100 | Current power mode is VLPR |
| 000_1000 | Current power mode is VLPW |
| 001_0000 | Current power mode is VLPS |
| 010_0000 | Current power mode is LLS  |
| 100_0000 | Current power mode is VLLS |



# KL25Z MCU and Peripherals



#### Power Only the Necessary Peripherals

| I <sub>CMP</sub> | CMP peripheral adder measured by placing the device in VLLS1 mode with CMP enabled using the 6-bit DAC and a single external input for compare. Includes 6-bit DAC power consumption.                                                      | 22  | 22  | 22  | 22  | 22  | 22  | μА |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|----|
| I <sub>RTC</sub> | RTC peripheral adder measured by placing the device in VLLS1 mode with external 32 kHz crystal enabled by means of the RTC_CR[OSCE] bit and the RTC ALARM set for 1 minute. Includes ERCLK32K (32 kHz external crystal) power consumption. | 432 | 357 | 388 | 475 | 532 | 810 | nA |

- Peripherals do use power
  - Example: Table 6 in KL25Z Data Sheet (excerpt above)
  - Microamps, nanoamps they may matter for your application!
- Save power by disabling clock to unused peripherals
- Use SIM System Clock Gating Control Registers (SIM\_SCGC4-7) to disable those clock signals
- May also want to disable USB voltage regulator if not needed (control with SIM\_SOPTI)



#### Low Power Modes vs. Module Operation

- Details in Section 7.5 of KL25 Sub-Family Reference Manual
- Key
  - FF: full functionality
  - static: non-functional, but state information in registers and memory is retained
  - powered, low power: nonfunctional, but memory is retained
  - OFF: not powered, is reset state on wake-up

| Modules                | VLPR         | VLPW      | Stop            | VLPS            | LLS       | VLLSx                                                             |  |  |  |  |
|------------------------|--------------|-----------|-----------------|-----------------|-----------|-------------------------------------------------------------------|--|--|--|--|
|                        | Core modules |           |                 |                 |           |                                                                   |  |  |  |  |
| NVIC                   | FF           | FF        | static          | static          | static    | OFF                                                               |  |  |  |  |
|                        |              |           | System modules  |                 |           |                                                                   |  |  |  |  |
| Mode Controller        | FF           | FF        | FF              | FF              | FF        | FF                                                                |  |  |  |  |
| LLWU <sup>1</sup>      | static       | static    | static          | static          | FF        | FF <sup>2</sup>                                                   |  |  |  |  |
| Regulator              | low power    | low power | ON              | low power       | low power | low power in<br>VLLS3, OFF in<br>VLLS0/1                          |  |  |  |  |
| LVD                    | disabled     | disabled  | ON              | disabled        | disabled  | disabled                                                          |  |  |  |  |
| Brown-out<br>Detection | ON           | ON        | ON              | ON              | ON        | ON in VLLS1/3,<br>optionally<br>disabled in<br>VLLS0 <sup>3</sup> |  |  |  |  |
| DMA                    | FF           | FF        | Async operation | Async operation | static    | OFF                                                               |  |  |  |  |
| Watchdog               | FF           | FF        | static          | static          | static    | OFF                                                               |  |  |  |  |



# Low Power Modes vs. Module Operation

| Modules                 | VLPR                                | VLPW                                | Stop                                                                | VLPS                                | LLS                            | VLLSx                                                            |
|-------------------------|-------------------------------------|-------------------------------------|---------------------------------------------------------------------|-------------------------------------|--------------------------------|------------------------------------------------------------------|
|                         |                                     | Memory                              | y and memory int                                                    | erfaces                             | <u> </u>                       | <u></u>                                                          |
| Flash                   | 1 MHz max<br>access - no<br>program | low power                           | low power                                                           | low power                           | OFF                            | OFF                                                              |
| SRAM_U and<br>SRAM_L    | low power                           | low power                           | low power                                                           | low power                           | low power                      | low power in<br>VLLS3, OFF in<br>VLLS0/1                         |
|                         |                                     |                                     | Clocks                                                              |                                     |                                |                                                                  |
| 1kHz LPO                | ON                                  | ON                                  | ON                                                                  | ON                                  | ON                             | ON in VLLS1/3,<br>OFF in VLLS0                                   |
| System oscillator (OSC) | OSCERCLK<br>max of 16MHz<br>crystal | OSCERCLK<br>max of 16MHz<br>crystal | OSCERCLK<br>optional                                                | OSCERCLK<br>max of 16MHz<br>crystal | limited to low range/low power | limited to low<br>range/low power<br>in VLLS1/3, OFF<br>in VLLS0 |
| MCG                     | 4 MHz IRC                           | 4 MHz IRC                           | static -<br>MCGIRCLK<br>optional; PLL<br>optionally on but<br>gated | static -<br>MCGIRCLK<br>optional    | static - no clock<br>output    | OFF                                                              |
| Core clock              | 4 MHz max                           | OFF                                 | OFF                                                                 | OFF                                 | OFF                            | OFF                                                              |
| System clock            | 4 MHz max                           | 4 MHz max                           | OFF                                                                 | OFF                                 | OFF                            | OFF                                                              |
| Bus clock               | 1 MHz max                           | 1 MHz max                           | OFF                                                                 | OFF                                 | OFF                            | OFF                                                              |



## Low Power Modes vs. Peripheral Module Operation

| Modules          | VLPR | VLPW                | Stop                    | VLPS                    | LLS                     | VLLSx                                     |
|------------------|------|---------------------|-------------------------|-------------------------|-------------------------|-------------------------------------------|
|                  |      |                     | Timers                  |                         |                         |                                           |
| TPM              | FF   | FF                  | FF with clocks          | FF with clocks          | static                  | OFF                                       |
| PIT              | FF   | FF                  | static                  | static                  | static                  | OFF                                       |
| LPTMR            | FF   | FF                  | FF                      | FF                      | FF                      | FF <sup>4</sup>                           |
| RTC              | FF   | FF                  | FF                      | FF                      | FF                      | FF <sup>5</sup>                           |
|                  |      |                     | Analog                  |                         |                         |                                           |
| 16-bit ADC       | FF   | FF                  | ADC internal clock only | ADC internal clock only | static                  | OFF                                       |
| CMP <sup>6</sup> | FF   | FF                  | HS or LS<br>compare     | HS or LS<br>compare     | LS compare              | LS compare in<br>VLLS1/3, OFF in<br>VLLS0 |
| 6-bit DAC        | FF   | FF                  | static                  | static                  | static                  | static, OFF in<br>VLLS0                   |
| 12-bit DAC       | FF   | FF                  | static                  | static                  | static                  | static                                    |
|                  |      | Hum                 | an-machine inter        | faces                   |                         |                                           |
| GPIO             | FF   | FF                  | wakeup                  | wakeup                  | static, pins<br>latched | OFF, pins<br>latched                      |
| TSI              | FF   | wakeup <sup>7</sup> | wakeup <sup>7</sup>     | wakeup <sup>7</sup>     | wakeup <sup>7</sup>     | wakeup <sup>7</sup>                       |



## Low Power Modes vs. Peripheral Module Operation

| Modules                  | VLPR                     | VLPW                     | Stop                            | VLPS                            | LLS      | VLLSx    |
|--------------------------|--------------------------|--------------------------|---------------------------------|---------------------------------|----------|----------|
|                          |                          | Com                      | munication inter                | aces                            |          |          |
| USB FS/LS                | static                   | static                   | static                          | static                          | static   | OFF      |
| USB Voltage<br>Regulator | optional                 | optional                 | optional                        | optional                        | optional | optional |
| UART0                    | 1 Mbps                   | 1 Mbps                   | FF with clocks                  | FF with clocks                  | static   | OFF      |
| UART1 , UART2            | 62.5 kbps                | 62.5 kbps                | static, wakeup<br>on edge       | static, wakeup<br>on edge       | static   | OFF      |
| SPI0                     | master mode<br>500 kbps, | master mode<br>500 kbps, | static, slave<br>mode receive   | static, slave<br>mode receive   | static   | OFF      |
|                          | slave mode 250<br>kbps   | slave mode 250<br>kbps   |                                 |                                 |          |          |
| SPI1                     | master mode 2<br>Mbps,   | master mode 2<br>Mbps,   | static, slave<br>mode receive   | static, slave<br>mode receive   | static   | OFF      |
|                          | slave mode 1<br>Mbps     | slave mode 1<br>Mbps     |                                 |                                 |          |          |
| I <sup>2</sup> C0        | 50 kbps                  | 50 kbps                  | static, address<br>match wakeup | static, address<br>match wakeup | static   | OFF      |
| I <sup>2</sup> C1        | 50 kbps                  | 50 kbps                  | static, address<br>match wakeup | static, address<br>match wakeup | static   | OFF      |



# Using Peripherals to Wake Up



#### How Do We Wake Up?

- It depends on the sleep mode
  - NVIC is awake only in run and wait modes, not in stop modes
  - If not awake, need to use low-leakage wakeup unit (LLWU)
    - LLWU has own interrupt vector
    - LLWU will wake up NVIC
- Low Power Timer (LPTMR) operates in all modes
  - Be sure to enable LPTMR0 flag in LLWU to allow waking from LLS mode
- After waking up, may want to go to sleep immediately
  - If MCU only needs to execute code in ISRs
  - Set SLEEPONEXIT bit in SCR



#### Low-Leakage Wakeup Unit

- LLWU can wake up MCU or NVIC, uses very little power
- Is activated only in low-leakage power modes
- Can monitor external pins for edges or changes (LLWU\_P0-P15)
  - Can filter out noise to prevent false wakeup
- Can monitor internal MCU modules for interrupt request (LLWU\_M0IF-M7IF)
- Different wake-up methods
  - If in LLS mode, interrupt is generated
  - If in VLLS mode, reset is generated





# LLWU Wakeup Sources

#### External

| <b>LLWU Source</b> | Port Bit |
|--------------------|----------|
| LLWU_P5            | PTB0     |
| LLWU_P6            | PTCI     |
| LLWU_P7            | PTC3     |
| LLWU_P8            | PTC4     |
| LLWU_P9            | PTC5     |
| LLWU_PI0           | PTC6     |
| LLWU_PI4           | PTD4     |
| LLWU_PI5           | PTD6     |

#### Internal

| <b>LLWU Source</b> | Module      |
|--------------------|-------------|
| LLWU_M0IF          | LPTMR0      |
| LLWU_M1IF          | CMP0        |
| LLWU_M2IF          | Reserved    |
| LLWU_M3IF          | Reserved    |
| LLWU_M4IF          | TSI0        |
| LLWU_M5IF          | RTC Alarm   |
| LLWU_M6IF          | Reserved    |
| LLWU_M7IF          | RTC Seconds |



#### Transition Delays

Table 4. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                       | Min. | Тур. | Max. | Unit | Notes |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. | ı    | _    | 300  | μs   |       |
|                  | VLLS0 → RUN                                                                                                                                                       | _    | 95   | 115  | μѕ   |       |
|                  | VLLS1 → RUN                                                                                                                                                       | _    | 93   | 115  | μs   |       |
|                  | VLLS3 → RUN                                                                                                                                                       | _    | 42   | 53   | μs   |       |
|                  | • LLS → RUN                                                                                                                                                       | _    | 4    | 4.6  | μs   |       |
|                  | VLPS → RUN                                                                                                                                                        | _    | 4    | 4.4  | μѕ   |       |
|                  | STOP → RUN                                                                                                                                                        | _    | 4    | 4.4  | μs   |       |

- Times to transition between different power modes vary
- ~ 100 microseconds to come out of VLLS0 or VLLS1
- ~ 50 microseconds to come out of VLLS3
- ~4 microseconds to come out of LLS,VLPS or STOP



#### Power Profiling

- What is happening here?
- Duration is about 1.5 ms
- Let's find out add an output bit to indicate when processor is awake (1), when it is asleep (0)
  - Set to I on reset, entry to ISR, immediately after WFI instruction
  - Clear to 0 immediately before WFI





#### The Plot Thickens

- What is happening before our ISR starts running?
- It is taking a very long time (about I ms) compared to the ISR duration, leading to a lot of extra power consumption
- Extra credit exercise





# FRDM-KL25Z Development Board



#### FRDM-KL25Z Features for Low-Power or Low-Energy

- High-Efficiency LEDs
  - Don't need much current (~2 mA) to be very bright
  - Can pulse-width modulate them for dimming
    - Can even reduce series resistors!
- Accelerometer
  - Low-power device
  - Adjustable sampling rate
  - Sleep mode
  - Auto-sleep mode
- Linear Voltage Regulator don't use it!
  - Cut trace (J20) which shorts diode D12 on output, can power P3V3 rail separately now
- Disconnect SDA
  - Disconnect power (J3, P\_SDA) and reset line (J14)











# Voltage Scaling for the KL25



# How about Lowering the Operating Voltage?

- KL25Z MCU rated to operate from I.71V to 3.6V
- P  $\alpha$  V<sup>2</sup> so this will have a **B I G** impact
- Dropping from 3.3 to 1.8 V would reduce power and energy by a factor of  $3.3^2/1.8^2 = 3.36x$
- How low can we go? What stops working on the Freedom board or other system as we lower the supply voltage?





#### Minimum Data Retention Voltage

Table 1. Voltage and current operating requirements (continued)

| Symbol              | Description                                                                                                                                                                                                          | Min.                 | Max.    | Unit | Notes |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------|------|-------|
| V <sub>HYS</sub>    | Input hysteresis                                                                                                                                                                                                     | $0.06 \times V_{DD}$ | _       | V    |       |
| I <sub>ICDIO</sub>  | Digital pin negative DC injection current — single pin  • V <sub>IN</sub> < V <sub>SS</sub> -0.3V                                                                                                                    | -5                   | _       | mA   | 1     |
| I <sub>ICAIO</sub>  | Analog <sup>2</sup> pin DC injection current — single pin  • V <sub>IN</sub> < V <sub>SS</sub> -0.3V (Negative current injection)  • V <sub>IN</sub> > V <sub>DD</sub> +0.3V (Positive current injection)            | -5<br>—              | —<br>+5 | mA   | 3     |
| I <sub>ICcont</sub> | Contiguous pin DC injection current —regional limit, includes sum of negative injection currents or sum of positive injection currents of 16 contiguous pins  Negative current injection  Positive current injection | -25<br>—             | <br>+25 | mA   |       |
| V <sub>RAM</sub>    | V <sub>DD</sub> voltage required to retain RAM                                                                                                                                                                       | 1.2                  | _       | V    |       |

- Datasheet says minimum RAM retention voltage = 1.2 V
  - Extra Credit Project Verify it works!
- What about processor registers? I.2V also, or something higher?
- How low can we take the MCU supply voltage and have all RAM and registers retain their values?

